Fast-lock dual charge pump analog DLL using improved phase frequency detector

Citation

Lip-Kai, Soh and Sulaiman, Mohd-Shahiman and Yusoff, Zubaida (2007) Fast-lock dual charge pump analog DLL using improved phase frequency detector. In: International Symposium on VLSI Design, Automation and Test, 25-27 APR 2007, Hsinchu, TAIWAN.

Full text not available from this repository.

Abstract

In this paper, a dual charge pump architecture for fast-lock low-jitter analog delay-locked loop (DLL) is proposed and analyzed. The proposed fast lock analog DLL takes up less area compared to other similar fast lock analog DLL due to the reduction of the number of phase frequency detector (PFD) used in the design. An improved PFD is proposed to reduce the output jitter by reducing the one-shot pulse produced when the reference signal and output signal is in phase. The proposed DLL circuit is designed based on the Silterra 0.18-mu m INNI CNIOS process with a 1.8-V supply voltage. The active area of the proposed DLL circuit is 327.46 mu m x 116.16 mu m. An experimental chip was implemented and measured. The measurement results show that the proposed DLL has fast locking and low jitter properties.

Item Type: Conference or Workshop Item (Paper)
Subjects: T Technology > T Technology (General)
Q Science > QA Mathematics > QA71-90 Instruments and machines > QA75.5-76.95 Electronic computers. Computer science
Divisions: Faculty of Engineering and Technology (FET)
Depositing User: Ms Suzilawati Abu Samah
Date Deposited: 18 Oct 2011 02:19
Last Modified: 18 Oct 2011 02:19
URII: http://shdl.mmu.edu.my/id/eprint/3282

Downloads

Downloads per month over past year

View ItemEdit (login required)