Design of storing and restoring array divider circuit using binary decision diagram-based adder/subtractor circuit

Citation

Chinnaiyan, Senthilpari and Shivakumar, Vishnupriya and Lee, Chu Liang and Deivasigamani, Subbramania Pattar and ., Rosalind and Narmadha, G. (2024) Design of storing and restoring array divider circuit using binary decision diagram-based adder/subtractor circuit. Journal of Engineering Science and Technology., 19 (4). pp. 1235-1253. ISSN 1823-4690

[img] Text
FORMAT INSTRUCTIONS FOR SOMChE 2004 PAPERS.pdf - Published Version
Restricted to Repository staff only

Download (1MB)

Abstract

The Binary Decision Diagram (BDD) based circuits are tree-structured, equally sharing the current/power in the cell, which gives reduced power dissipation and increasing speed. The proposed BDD based adder/subtractor circuits are designed and verified in such a way, which trades off the traditional way of full adder/subtractor design, and achieves the required parameters of high speed, low latency, lesser occupying area and low power in the design. The schematic circuits are obtained by using Mentor graphics Silterra 0.13 µm. The proposed adder/subtractor circuit is implemented into a Restoring Array Divider (RAD) and Non-restoring Array Divider (NRAD) circuits for 5G base station application. The proposed full adder gives a power dissipation (32.11 nW), delay (140 ps) and occupying area (67.5 µm2), which is lower than other reported circuits. The proposed subtractor circuit is compared with the existing circuits, which gives more than 95% improvement in Power dissipation and 17.39% improvement in propagation delay. The layout vs. circuit schematic comparison has been performed for the proposed adder-based RAD and NRAD and evaluated for chip area, propagation delay, and power dissipation. The proposed adder/subtractor-based RAD and NRAD circuits are compared with the results of existing works. The proposed adder/subtractor circuits give 36.02% power dissipation than A, Arya et al. DAXD 99.79% and 99.74% than A. Arya et al. Approximate Divider (ADIV) and Approximate Divider 6 (ADIV6) divider model circuit. The propagation delay and area are improved by 80% in terms of delay and more than 14% in terms of area than the recent report designs.

Item Type: Article
Uncontrolled Keywords: 5G, binary decision diagram (BDD), Delay, Latency
Subjects: T Technology > TK Electrical engineering. Electronics Nuclear engineering > TK5101-6720 Telecommunication. Including telegraphy, telephone, radio, radar, television
Divisions: Faculty of Engineering (FOE)
Depositing User: Ms Nurul Iqtiani Ahmad
Date Deposited: 03 Sep 2024 01:25
Last Modified: 03 Sep 2024 01:25
URII: http://shdl.mmu.edu.my/id/eprint/12951

Downloads

Downloads per month over past year

View ItemEdit (login required)