Design of a single-ended energy efficient data-dependent-write-assist dynamic (DDWAD) SRAM cell for improved stability and reliability

Citation

Singh, Ajay Kumar and Saadatzi, Mohammadsadegh and Venkataseshaiah, Chinthakunta (2017) Design of a single-ended energy efficient data-dependent-write-assist dynamic (DDWAD) SRAM cell for improved stability and reliability. Analog Integrated Circuits and Signal Processing, 90 (2). pp. 411-426. ISSN 0925-1030; eISSN: 1573-1979

[img] Text
art%3A10.1007%2Fs10470-016-0840-z.pdf
Restricted to Repository staff only

Download (6MB)

Abstract

A data-dependent write-assist dynamic (DDWAD) SRAM cell is proposed to reduce the power consumption and enhance the relaibility against process, voltage, temperature variation and aging effect under static stress. The cell has distinct read and write circuits with single bit line for respective operations which improve the read stability. In the cell, write operation is performed using separate write signal WS instead of wordline WL. The write signal WS is introduced to reduce the discharging actvity at the write bit line BL to reduce the dynamic power consumption. The latch property of the cell is disabled during write operation to flip the data faster at the storage nodes. The proposed design approach provides high immunity to the data-dependent bit line leakage and results in lower voltage drop on BL, lower leakage current and lower parasitic capacitance. The proposed cell consumes approximately 60.4 % lower write power and 52.8 % read power compared to the other cells. The storage node does not float during read operation and thus cell is not sensitive to any positive noise. The data in the cell can be maintained even if the power supply is reduced to 300 mV.

Item Type: Article
Uncontrolled Keywords: Data-dependent,Dynamic/static power consumption, Write/read operation, SRAM cell, Write ability and read static noise margin
Subjects: T Technology > TK Electrical engineering. Electronics Nuclear engineering > TK7800-8360 Electronics > TK7885-7895 Computer engineering. Computer hardware > TK7895.M4 Memory systems
Divisions: Faculty of Engineering and Technology (FET)
Depositing User: Ms Suzilawati Abu Samah
Date Deposited: 06 Dec 2017 11:23
Last Modified: 06 Dec 2017 11:23
URII: http://shdl.mmu.edu.my/id/eprint/6551

Downloads

Downloads per month over past year

View ItemEdit (login required)