Statistical analysis of power delay estimation in adder circuit using non-clocked pass gate families

Citation

Senthilpari, Chinnaiyan and Singh, Ajay Kumar and Arokiasamy, A. (2007) Statistical analysis of power delay estimation in adder circuit using non-clocked pass gate families. In: 2006 International Conference on Electrical and Computer Engineering, 19-21 Dec. 2006, Dhaka, Bangladesh.

[img] Text
Statistical analysis of power delay estimation in adder circuit.pdf
Restricted to Repository staff only

Download (4MB)

Abstract

In the present paper we have designed a 16-bit adder circuits with basic pass transistor circuit approach and different topology for implementation. The proposed multiplexing control input techniques of the adder circuits are developed by the carry save adder (CSA) technique. The different logic cells, used for various pass gates circuit design styles are evaluated in terms of area, propagation delay, power dissipation and propagation delay product. The design styles are compared by performing detailed transistor-level simulations on a benchmark circuit (CSA adder) using DSCH3 and Microwind3. We have analysed the results in a statistical way. We have compared our results with the various published results of adder circuits Me found that the speed of the our proposed circuit is enhanced and power consumption as well as the area has reduced tremendously due to multiplexing control input technique. Comparing the simulated results with other pass logic designs, it was observed that in all existing logic CPL is a promising candidate for future logic design.

Item Type: Conference or Workshop Item (Paper)
Subjects: T Technology > TA Engineering (General). Civil engineering (General)
Divisions: Faculty of Engineering and Technology (FET)
Depositing User: Ms Rosnani Abd Wahab
Date Deposited: 10 Aug 2011 06:39
Last Modified: 22 Apr 2021 16:26
URII: http://shdl.mmu.edu.my/id/eprint/2043

Downloads

Downloads per month over past year

View ItemEdit (login required)